Abstract
Manufacturing complexities due to FinFET's three-dimensional structure and reduced critical dimensions have caused new challenges in achieving reliable device testing. Gate oxide short (GOS) is one of the defects that requires a thorough investigation due to its complexity in 3D transistors and its significant impact on circuit reliability. In this paper, we present a comprehensive study on the transistor defect characteristics as we introduce pinholes in the gate oxide of rectangular fin and trapezoidal fin shape structures. The pinholes are represented by small cuboid cuts of various sizes located along the fin height and channel length. Our analysis is performed with the aid of Synopsys' Sentaurus TCAD tools. The results presented in this paper can lead to the development of more realistic analytical GOS defect model for circuit level simulation.