Abstract
We present a novel loop scheduling approach which optimally exploits instruction-level parallelism. We develop a new flow graph model for the resource constraints allowing a more efficient implementation. The method supports heterogeneous processor architectures and pipelined functional units. Our Linear Programming implementation produces an optimum loop schedule, making the technique applicable to production compilation and hardware parametrization. Compared to earlier approaches, the approach can provide faster loop schedules and a significant reduction of the problem complexity and solution time.