VLSI Design, International Conference on
Download PDF

Abstract

The Euclidean Distance Transform (EDT) is an important tool in image analysis and machine vision. This paper provides an area-efficient hardware solution to the computation of EDT on a binary image. An O(n) hardware algorithm for computing EDT OF AN n × n image is presented. A pipelined 2-D array architecture for harware implementation is designed. The architecture has a regular structure with locally connected identical processing elements. Furthermore, pipelining reduces hardware resources. Results of FPGA-based implementation shows that the hardware can process about 6000 images of size 512 × 512 per second which is much higher than the video rate of 30 frames per second.
Like what you’re reading?
Already a member?
Get this article FREE with a new membership!

Related Articles