ISQED 2003: 4th International Symposium on Quality Electronic Design
Download PDF

Abstract

In this paper an embedded IDDQ testing architecture is presented that targets to overcome the excessive hardware overhead requirements in built-in current sensing based testing applications. Moreover, a technique that utilises the IEEE 1149.1 boundary scan standard to control the proposed architecture is provided. The proposed solution is characterised by low silicon area requirements and permits the application of IDDQ testing also in case that the chip is mounted on a printed circuit board.
Like what you’re reading?
Already a member?
Get this article FREE with a new membership!

Related Articles