Proceedings. 21st VLSI Test Symposium, 2003.
Download PDF

Abstract

In this paper, we present a novel scheduling algorithm for testing embedded core-based SoCs. Given test conflicts, power consumption limitation and top level TAM constraint, we handle the constrained scheduling in a unique way that adaptively assigns the cores in parallel to the TAMs with variable width and concurrently executes the test sets by dynamic test partitioning, thus reducing the test cost in terms of the overall test time. Through simulation, we show that up to 30% of SoC testing time reduction can be achieved by using our scheduling approach.
Like what you’re reading?
Already a member?
Get this article FREE with a new membership!

Related Articles