Proceedings of the 2002 Winter Simulation Conference
Download PDF

Abstract

Semiconductor wafer fabrication is perhaps one of the most complex manufacturing processes found today. In this paper, we construct a simulation model of part of a wafer fab using ProModel/sup /spl reg// software and analyze the effect of different input variables on selected parameters, such as cycle time, WIP level and equipment utilization rates. These input variables include arrival distribution, batch size, downtime pattern and lot release control. SEMATECH DATASET which has the original actual wafer fab data is used for our analysis.
Like what you’re reading?
Already a member?
Get this article FREE with a new membership!